CY24271 generator equivalent, clock generator.
* Meets Rambus Extended Data Rate (XDR™) clocking requirements
* 25 ps typical cycle-to-cycle jitter
* 135 dBc/Hz typical phase noise at 20 MHz offset
* .
For a complete list of related documentation, click here.
Logic Block Diagram
/B YPA SS
EN
Bypass MUX
REFCLK,REFC LKB
PLL
EN RegA
EN RegB
EN RegC
CLK0 CLK0B
CLK1 CLK1B
CLK2 CLK2B
EN RegD
CLK3 CLK3B
SCL
SDA ID0 ID1
Cypress Semiconductor C.
Image gallery
TAGS